

# 9A, 6.5V, 1MHz, ACOT<sup>®</sup> Synchronous Step-Down Converter with I<sup>2</sup>C Interface

## Purpose

The RT5759 is a high efficiency synchronous step-down DC-DC converter. Its input voltage range is from 3V to 6V and provides an VID Control regulated output voltage from 0.6V to 1.5V step 10mV while delivering up to 9A of output current. This document explains the function and use of the RT5759 evaluation board (EVB), and provides information to enable operation, modification of the evaluation board and circuit to meet individual requirements.

# **Table of Contents**

| Purpose                                       | 1  |
|-----------------------------------------------|----|
| Introduction                                  | 2  |
| Key Performance Summary Table                 | 2  |
| Bench Test Setup Conditions                   | 3  |
| Schematic, Bill of Materials & Board Layout   | 5  |
| More Information                              | 15 |
| Important Notice for Richtek Evaluation Board | 15 |



## Introduction

#### **General Product Information**

The RT5759 is a high-performance, synchronous stepdown DC-DC converter that can deliver up to 9A output current from a 3V to 6.5V input supply. The output voltage can be programmable from 0.6V to 1.5V with  $I^2C$  controlled 7-Bits VID. The device integrates low RDS(ON) power MOSFETs and an integrated diode of bootstrap circuit to offer a very compact solution.

The RT5759 adopts Advanced Constant On-Time (ACOT<sup>®</sup>) control architecture that provides ultrafast transient response and further reduce the external-component count. In steady states, the ACOT<sup>®</sup> operates in nearly constant switching frequency over line, load and output voltage ranges and makes the EMI filter design easier. The RT5759 offers automatic PSM that maintains high efficiency during light load operation. The RT5759 can also operate in Forced-CCM through I<sup>2</sup>C setting that helps meet tight voltage regulation accuracy requirements.

The device offers a variety of functions for more design flexibility. The switching frequency, current limit level and over temperature threshold are selectable via I<sup>2</sup>C. Independent enable control input pin and power good indicator are also provided for easy sequence control. Besides, the designers can also command the device to be enabled or shutdown via the I<sup>2</sup>C interface.

The device offers Independent enable control input pin and power good indicator for easily sequence control. To control the inrush current during the startup, the device provides a programmable soft-start up by an external capacitor connected to the SS pin. Fully protection features are also integrated in the device including the cycle-by-cycle current limit control, UVP, input UVLO and OTP.

The RT5759 is available in a thermally enhanced UQFN-13L 3x3 (FC) package.

#### **Product Feature**

- Dramatically Fast Transient Response
- Steady 1MHz ±20% Switching Frequency
- Advanced COT Control Loop
- Optimized for Ceramic Output Capacitors
- 3V to 6.5V Input Voltage Range
- Integrated 12mΩ/8mΩ MOSFETs
- Internal Start-Up into Pre-Biased Outputs
- Power Good Indicator
- Enable Control
- Over-Current and Over-Temperature Protections
- Under-Voltage Protection with Hiccup Mode
- VID Control Range Via I<sup>2</sup>C Compatible Interface : 0.6V to 1.5V step = 10mV

### Key Performance Summary Table

| Key Features                   | Evaluation Board Number : PCB105_V1 |
|--------------------------------|-------------------------------------|
| Default Input Voltage          | 3.3V                                |
| Maximum Output Current         | 9A                                  |
| Default Output Voltage         | 1.0V                                |
| Default Marking & Package Type | RT5759GQUF, UQFN-13L 3x3 (FC)       |
| Operation Frequency            | Steady 1MHz in CCM Mode             |



## **Bench Test Setup Conditions**

#### Headers Description and Placement



Carefully inspect all the components used in the EVB according to the following Bill of Materials table, and then make sure all the components are undamaged and correctly installed. If there is any missing or damaged component, which may occur during transportation, please contact our distributors or e-mail us at <u>evb\_service@richtek.com</u>.

#### Test Points

The EVB is provided with the test points and pin names listed in the table below.

| Test point/<br>Pin Name | Signal                                                                                                                       | Comment (expected waveforms or voltage levels on test points)                                                                                                               |  |  |  |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| EN                      | Enable Control Input                                                                                                         | Enable control input. A logic-high enables the converter; a logic-low forces the device into shutdown mode. EN can be connected to VIN for automatic start-up.              |  |  |  |
| A0                      | I <sup>2</sup> C Setting<br>Device address select pin.                                                                       | High : 0x60, Low : 0x63, Floating : 0x62.                                                                                                                                   |  |  |  |
| воот                    | Bootstrap                                                                                                                    | Supply for high-side gate driver. Connect a $0.1\mu F$ ceramic capacitor between BOOT and SW pins.                                                                          |  |  |  |
| SW                      | Switch Node Switch node. Connect this pin to an external L-C filter.                                                         |                                                                                                                                                                             |  |  |  |
| PGND                    | Used for all large signal grounds.The exposed pad must be soldered to a large PCB copper area for maximum power dissipation. |                                                                                                                                                                             |  |  |  |
| VIN                     | Input Voltage                                                                                                                | Support 3V to 6.5V input voltage. Connect this pin with a suitable capacitance for noise decoupling. The bypass capacitor should be placed as close to VIN pin as possible. |  |  |  |

# RICHTEK your power partner.

# RT5759GQUF Evaluation Board

| Test point/<br>Pin Name | Signal                                                                                                                                 | Comment (expected waveforms or voltage levels on test points)                                                                                                                                                                |  |  |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| AVCC                    | Output for Internal Analog<br>Power                                                                                                    | Connect a $4.7\mu$ F capacitor as close to the VCC pin as possible.                                                                                                                                                          |  |  |
| AGND                    | Analog GND                                                                                                                             | Signal ground of the FB network. AGND and PGND are connected with a short trace and at only one point to reduce circulating currents.                                                                                        |  |  |
| PGOOD                   | Power Good Indicator<br>Output                                                                                                         | This pin has an open drain structure. Pull this pin high to a voltage source with a 100k $\Omega$ resistor.                                                                                                                  |  |  |
| SDA                     | I <sup>2</sup> C interface                                                                                                             | DATA.                                                                                                                                                                                                                        |  |  |
| SCL                     | I <sup>2</sup> C interface                                                                                                             | CLK.                                                                                                                                                                                                                         |  |  |
| SS                      | Soft-Start Time Control Pin Soft-Start Time Control Pin Soft-start time. The default internal start-up time is 1.6 external capacitor. |                                                                                                                                                                                                                              |  |  |
| FB                      | Feedback Input                                                                                                                         | The pin is used to set the output voltage of the converter via a resistor divider. Suggest placing the FB resistor divider as close to FB pin and AGND as possible. Keep away from high current loops and swithing voltages. |  |  |

#### Power-up & Measurement Procedure

- 1. Apply a 3.3V/5V nominal input power supply ( $3V < V_{IN} < 6.5V$ ) to the VIN and GND terminals.
- 2. Set the jumper at JP2 to connect terminals H and EN, connecting EN to VIN through resistor R5 (100k $\Omega$ ). The Enable pin can connected to VIN directly as well to enable operation.
- 3. Set the jumper at JP4 to connect terminals H and PG, Connenting AVCC to H through resistor R7 (100kΩ).
- 4. Both of the CP2 and CP3 are short.
- 5. Verify the output voltage (approximately 1V) between VOUT and GND.
- 6. Connect an external load up to 9A to the VOUT and GND terminals and verify the output voltage and current.



## Schematic, Bill of Materials & Board Layout

#### EVB Schematic Diagram

RT5759HGQW demo board : VIN = 3.3V / 5V, VOUT 1.0V / 9A



#### \* Note :

- 1. The capacitance values of the input and output capacitors will influence the input and output voltage ripple.
- 2. MLCC capacitors have degrading capacitance at DC bias voltage, and especially smaller size MLCC capacitors will have much lower capacitance than specified :
- 3. MLCC 22µF/6.3V/X5R 0805 size will have ~13.6µF capacitance @ 1V DC bias and AC ripple effect.
- 4. MLCC 22µF/16V/X5R 0805 size will have ~8.18µF/11.75µF @ 5V/3.3V DC bias and AC ripple effect.
- 5. MLCC  $47\mu$ F/10V/X5R 0805 size will have ~12.88 $\mu$ F/19.76 $\mu$ F @ 5V/3.3V DC bias and AC ripple effect.
- 6. Set default soft start time 1.6ms by C7 NC.

## Bill of Materials

| Reference         | Qty | Part Number         | Description                  | Package           | Manufacturer |
|-------------------|-----|---------------------|------------------------------|-------------------|--------------|
| U1                | 1   | RT5759GQUF          | Step-Down DC-DC<br>Converter | UQFN-13L 3x3 (FC) | RICHTEK      |
| C3                | 1   | GRM21BR61A476ME15L  | 47µF/10V/X5R                 | C-0805            | MURATA       |
| C4, C8, C13       | 3   | C1608X7R1H104K080AA | 100nF/50V/X7R                | C-0603            | TDK          |
| C5                | 1   | C1608X5R0J475K080AB | 4.7µF/6.3V/X5R               | C-0603            | TDK          |
| C9, C10, C11, C12 | 4   | GRM21BR60J226ME39   | 22µF/6.3V                    | C-0805            | MURATA       |
| L1                | 1   | WURTH 744314047     | 0.47µH                       | 6.9x6.9x4.8mm     | WE           |
| R2, R4, R9        | 3   | WR06X000 PTL        | 0                            | R-0603            | WALSIN       |
| R3                | 1   | RTT032002FTP        | 20k                          | R-0603            | RALEC        |
| R5, R6, R7        | 3   | WR06X1003FTL        | 100k                         | R-0603            | WALSIN       |
| R24, R25          | 2   | WR06X1002FTL        | 10k                          | R-0603            | WALSIN       |



# RT5759GQUF Evaluation Board



The RT5759 is I<sup>2</sup>C controlled : The parameters were set via Richtek I<sup>2</sup>C tool : fsw = 600kHz Vout = 1V Mode = Forced-PWM

# RICHTEK your power partner.

#### Measurement Results

#### PWM mode, 600kHz



















# RICHTEK your power partner.

# RT5759GQUF Evaluation Board

#### Efficiency : 600kHz, PWM mode







# PCB Layout



Top View (1<sup>st</sup> layer)



PCB Layout—Inner Side (2<sup>nd</sup> Layer)





PCB Layout—Inner Side (3<sup>rd</sup> Layer)



Bottom View (4<sup>th</sup> Layer)



## More Information

For more information, please find the related datasheet or application notes from Richtek website <u>http://www.richtek.com</u>.

## Important Notice for Richtek Evaluation Board

THIS DOCUMENT IS FOR REFERENCE ONLY, NOTHING CONTAINED IN THIS DOCUMENT SHALL BE CONSTRUED AS RICHTEK'S WARRANTY, EXPRESS OR IMPLIED, UNDER CONTRACT, TORT OR STATUTORY, WITH RESPECT TO THE PRESENTATION HEREIN. IN NO EVENT SHALL RICHTEK BE LIABLE TO BUYER OR USER FOR ANY AND ALL DAMAGES INCLUDING WITHOUT LIMITATION TO DIRECT, INDIRECT, SPECIAL, PUNITIVE OR CONSEQUENTIAL DAMAGES.